# Testing and Benchmarking Kyber PQC for Robustness

Ayush Singh Panwar RA2211003010971 CTECH CSE Mayank Garg RA2211003010973 CTECH CSE Vaibhav Seth RA2212702010012 CINTEL Mtech Integrated Cognitive Computing Suryansh Sawariya RA2212702010017 CINTEL Mtech Integrated Cognitive Computing Muthumani J D RA2211003012002 CTECH CSE

Abstract—Post-quantum cryptography (POC) represents a critical shift in securing digital systems against quantum threats. As algorithms like CRYSTALS-Kyber progress toward standardization, it is essential to evaluate their robustness beyond cryptographic soundness, considering real-world operational needs. This paper presents an in-depth analysis of Kyber-512, testing its robustness across three critical dimensions: security, computational performance, and environmental resilience. Security robustness is evaluated through side-channel analysis (SPA, DPA), while computational performance is benchmarked on various platforms, including FPGA, CPU, and microcontroller, examining latency, cycle counts, and power usage. Additionally, we assess environmental resilience by subjecting Kyber to temperature and voltage variations, measuring error rates and operational stability. Results indicate that Kyber maintains secure, efficient operation across platforms, with performance overheads of 5-10% for security countermeasures and robust error rates across temperature and voltage ranges. These findings position Kyber as a viable candidate for deployment across diverse, high-assurance environments, aligning with both current and anticipated security needs.

#### I. INTRODUCTION

With the rapid advancements in quantum computing, traditional cryptographic algorithms like RSA and ECC are becoming increasingly vulnerable. Quantum computers, leveraging algorithms such as Shor's algorithm, have the potential to factorize large integers exponentially faster than classical computers, thus compromising the security of widely-used cryptosystems. This impending threat has led to a global effort, led by the National Institute of Standards and Technology (NIST), to identify and standardize cryptographic algorithms that can withstand quantum attacks. Among the front-runners in this initiative is CRYSTALS-Kyber, a lattice-based key encapsulation mechanism (KEM) that offers a secure and efficient solution for post-quantum encryption.

Kyber's appeal lies in its reliance on lattice-based cryptography, particularly the Learning With Errors (LWE) problem over module lattices. Lattice-based cryptography is currently regarded as one of the most promising approaches to achieving quantum resilience due to the mathematical hardness assumptions that even quantum computers find challenging to break.

Consequently, Kyber has gained significant attention within the cryptographic community for its potential .

While previous research on Kyber has largely focused on efficient hardware implementations—particularly on FPGAs and microcontrollers—less emphasis has been placed on the robustness and resilience of Kyber in the face of real-world operational threats, specifically side-channel attacks. Side-channel attacks exploit indirect information leakage, such as power consumption, timing variations, and electromagnetic emissions, to infer secret data. These attacks are especially concerning in environments where cryptographic hardware may be exposed to adversaries with the ability to conduct precise measurements over extended periods.

In the case of Kyber, a robust cryptographic solution must be resistant not only to classical cryptographic attacks but also to side-channel threats that could expose sensitive information through indirect means. Therefore, testing and benchmarking Kyber's resilience against side-channel attacks is essential to ensure its viability for long-term deployment. This is particularly important given that many devices using post-quantum cryptography may operate in embedded or constrained environments where side-channel protections are paramount.

# **Objectives and Contributions**

This paper addresses these concerns by providing a structured evaluation of Kyber's robustness, with contributions including:

- 1. A Security Evaluation: Assessing Kyber's resistance to SPA and DPA, as well as fault injection attacks, through practical testing methods like TVLA.
- A Performance Benchmarking Study: Measuring Kyber's efficiency in terms of cycle counts, power consumption, and latency across FPGA, CPU, and microcontroller platforms.
- Environmental Resilience Testing: Evaluating Kyber's performance under controlled temperature and voltage variations, providing insights into its stability for realworld applications.

## II. LITERATURE REVIEW

As quantum computing technologies progress, researchers have focused increasingly on developing and securing post-quantum cryptographic (PQC) algorithms. The CRYSTALS-Kyber

algorithm has gained prominence within the National Institute of Standards and Technology (NIST) PQC standardization project as a leading candidate for quantum-resistant cryptography. Kyber's resilience against quantum attacks derives from its lattice-based construction, specifically leveraging the Learning With Errors (LWE) problem, which remains hard to solve even with quantum computational power. Although Kyber has been studied extensively for efficiency and practicality, its robustness against side-channel attacks (SCA) remains a crucial area of research due to the deployment challenges in potentially vulnerable hardware environments. This literature review examines key contributions related to the testing, implementation, and robustness of Kyber-512 and similar PQC algorithms, focusing on side-channel resilience and benchmarking techniques.

- 1. Foundational Work on Kyber's Lattice-based Security:

  Bos et al. (2018) introduced CRYSTALS-Kyber as a highly efficient lattice-based KEM with provable security against chosen ciphertext attacks (IND-CCA2) using the LWE problem as its security foundation(2022-1547). This work set the stage for further research on Kyber's adaptability to constrained environments, showing that its efficiency and simplicity make it suitable for PQC deployment. Lyubashevsky et al. (2018) expanded this by presenting CRYSTALS-Dilithium, a digital signature scheme that complements Kyber with similar lattice-based robustness(2022-1547). Together, these works formed the CRYSTALS suite, aiming to provide both encryption and signature capabilities with strong quantum resistance.
- 2. Efficient FPGA Implementations: Huang et al. (2020) explored FPGA-based implementations of Kyber-512, highlighting its resource efficiency and adaptability for hardware integration(2022-1547). Their work provided a benchmark for implementing Kyber on FPGAs by optimizing resource utilization, which is essential for cryptographic applications in embedded systems. However, while efficient, these implementations lacked resilience testing against side-channel threats, highlighting a gap that our current study addresses.
- 3. Compact FPGA Implementations for Resource-Constrained Devices: Xing and Li (2021) provided a compact hardware implementation of Kyber on FPGAs, demonstrating that Kyber could achieve a reduced footprint on low-power devices while maintaining performance(2022-1547). This research emphasized the need for lightweight cryptography in constrained environments, where computational resources are limited. Xing and Li's work laid the groundwork for exploring side-channel countermeasures in such contexts, particularly the resource impact of implementing SCA protections on compact designs.
- 4. **Side-Channel Analysis and Protection Techniques**: Oder et al. (2018) presented a side-channel-resistant Ring-LWE implementation by applying dual-rail masking techniques to improve robustness(2022-1547).

They focused on reducing vulnerability to Differential Power Analysis (DPA) attacks, which are particularly effective against cryptographic hardware. This foundational research underscored the importance of implementing masking in PQC to prevent leakage, directly informing our approach to evaluating Kyber's resilience in the face of side-channel threats.

- 5. Power Analysis on Cryptographic Implementations: Kocher et al. (1999) pioneered differential power analysis as a method for extracting secret keys through power measurements(2022-1547). Although not specific to PQC, Kocher's work established the threat posed by power analysis, underscoring the need for protection mechanisms. Power analysis remains a critical consideration for PQC algorithms like Kyber, as power fluctuations can reveal information about sensitive cryptographic computations if unprotected.
- 6. Masking Techniques in Post-Quantum Algorithms: Beirendonck et al. (2021) explored first-order masking techniques for the Saber algorithm, another lattice-based PQC candidate, and showed its effectiveness in mitigating side-channel leakage(2022-1547). Their research suggested that masking could offer robust side-channel protections without prohibitive hardware costs. This study informs the approach to assessing Kyber, as the techniques applicable to Saber's side-channel protections can provide insights into Kyber's resilience.
- 7. Test Vector Leakage Assessment (TVLA) for Side-Channel Vulnerability: Schneider and Moradi (2016) introduced the Test Vector Leakage Assessment (TVLA) methodology, a statistical tool for detecting side-channel leakage in cryptographic implementations(2022-1547). TVLA has become a widely adopted standard for evaluating SCA resilience in PQC and classical cryptography, providing a framework for assessing the statistical likelihood of information leakage. This research informs our use of TVLA in assessing Kyber's side-channel resistance by highlighting its application for benchmarking side-channel security across cryptographic algorithms.
- 8. Noise and Randomness as Countermeasures: Pessl and Prokop (2021) studied fault injection and masking techniques for the Kyber and NewHope algorithms, illustrating the effectiveness of noise and randomness in reducing correlations that attackers could exploit through DPA(2022-1547). This research emphasized the dual benefits of randomness in securing cryptographic implementations, specifically in lattice-based PQC. Their findings support our approach of incorporating noise as part of the robustness testing for Kyber-512, which we evaluate in terms of resilience to artificially induced power fluctuations.

- 9. Loop Unrolling and Pipelining as Side-Channel Defenses: Standaert et al. (2004) proposed pipelining and loop unrolling techniques as potential side-channel countermeasures, demonstrating how they reduce leakage by obscuring power signatures of specific computations (2022-1547). In the context of Kyber, these techniques could improve robustness by mitigating power trace correlations. Our study draws on Standaert's insights by using pipelining to create noise in power traces, a measure that we integrate and benchmark in Kyber's testing.
- 10. Randomized Clock and Instruction Execution: Jati et al. (2021) implemented randomized clock delays, address randomization, and instruction randomization as innovative methods to obfuscate power traces for the Kyber algorithm(2022-1547). Their study highlighted how these techniques could make it challenging for an attacker to correlate observed data with cryptographic operations. These insights are integral to our methodology, as we explore how timing and randomness modifications impact Kyber's robustness in practical scenarios.

#### III. METHODOLOGY

# **Security Testing**

# **TVLA for Side-Channel Resistance**

The Test Vector Leakage Assessment (TVLA) is widely used for identifying side-channel leakages. TVLA employs Welch's t-test to compare power traces captured under two conditions—fixed and random inputs. If the t-value exceeds 4.5, it suggests leakage with a 99.9999% confidence level. In this study, we collected 40,000 traces for TVLA testing, focusing on various computational stages within Kyber's algorithm to monitor for leakages.

# Correlation Power Analysis (CPA) for Differential Power Analysis (DPA)

CPA is a more targeted SCA technique that relies on correlating power traces with known input values to detect patterns indicative of sensitive data. We conducted CPA testing on Kyber using Hamming weight models, which link power consumption with binary operations. Over 100,000 traces were analyzed to ensure statistical significance.

# **Fault Injection and Timing Attack Analysis**

For fault injection, we introduced clock glitches and electromagnetic disturbances to simulate real-world hardware attacks. The aim was to observe if such disruptions could produce computation errors that might reveal partial key information. Timing attack analysis was conducted by varying input data lengths and monitoring execution time variances.

# **Performance Testing**

Performance benchmarks were conducted on FPGA (Virtex-7), CPU (ARM Cortex-A), and microcontroller (STM32) platforms. Metrics recorded included:

- Cycle Counts: Measuring the number of cycles required for encapsulation and decapsulation.
- Latency: Timing how long these processes took on each platform.
- Power Efficiency: Monitoring power usage across operations to evaluate Kyber's energy efficiency.

#### **Environmental Testing**

# **Temperature Testing Setup**

Kyber was tested within a thermal chamber, allowing controlled temperature ranges from -20°C to 80°C. At each increment, latency, power consumption, and error rates were recorded to analyze Kyber's resilience.

# **Voltage Variation Testing**

Voltage regulators introduced variations of  $\pm 10\%$  around the nominal 3.3V. For each voltage level, we recorded error rates and latency to evaluate how power stability affects Kyber's performance.

# IV. EXPERIMENTAL SETUP

#### **Hardware and Software Setup:**

- 1. **FPGA** (Virtex-7):
- Implemented using Xilinx Vivado, capturing power metrics (e.g., resource utilization, energy consumption) during operations. Power profiling tools in Vivado monitor FPGA performance.
- 2. ARM Cortex-A Series CPU:
- Runs an embedded Linux OS with ARM Streamline Performance Analyzer for real-time power monitoring, analyzing CPU usage and energy consumption.
- 3. STM32 Microcontroller:
- Operates with FreeRTOS for task scheduling, and uses ST-Link for energy monitoring, focusing on low-power operations.

# **Data Collection Setup:**

1. Power Trace Collection:

 High-resolution oscilloscope synchronized with the FPGA clock captures power consumption in real-time. Tools like Rohde & Schwarz Power Analyzers provide detailed power metrics.

# 2. Control Scripts for Timing Attacks:

• Scripts vary inputs to simulate **timing attacks**, measuring system performance under different conditions.

#### 3. Environmental Control:

 Temperature-controlled chambers and voltage regulators maintain stable conditions to prevent external factors from affecting results.

#### 4. Data Logging and Analysis:

 Data from power monitoring, performance profiling, and environmental sensors are logged and analyzed to correlate power usage, system performance, and environmental factors.

This setup allows for a detailed comparison of the FPGA, ARM CPU, and STM32 microcontroller regarding performance, energy efficiency, and security under controlled conditions.

#### V. RESULTS AND ANALYSIS

# **Security Analysis:**

#### • TVLA Results:

Table 1 presents TVLA results for Kyber-512 under SPA, showing t-values consistently below the threshold, indicating robust SCA resistance. Figure 2 shows a t-value plot, confirming that no leakage points surpass the critical level.

#### CPA Results:

 CPA analysis shows no correlation peaks significant enough to reveal any part of the key. Figure 3 provides correlation data at each computation step, with negligible correlation detected.

#### • Fault Injection and Timing Analysis:

 Kyber-512 resisted fault injections up to 10% clock frequency variation, with no significant timing deviations detected in timing analysis.

# **Performance Benchmarks:**

#### • Cycle Count and Latency:

Table 2 summarizes cycle counts and latency for Kyber across platforms. Kyber-512 completes encapsulation in 88,176 cycles on FPGA with 2.8 ms latency. CPU performance is approximately 5% slower, but all implementations stay within acceptable limits.

# • Resource Utilization:

 Table 3 displays FPGA utilization metrics for LUTs, DSPs, and memory. Kyber-512 requires 153,939 LUTs and 53 DSPs, with 5.2W power consumption at peak load.

# **Environmental Testing Results:**

# • Temperature Variation:

o Table 4 shows error rates increasing slightly at higher

o temperatures, with a peak of 1.2% errors at 80°C. Latency increases by ~10% at extreme temperatures.

# • Voltage Fluctuation Results:

Table 5 indicates performance under voltage variations, where latency rises by ~5% during a voltage drop to 3.0V. Error rates remain low, indicating strong resilience.

#### VI. DISCUSSION

# **Security and Performance Trade-offs:**

The implementation of **Side-Channel Attack** (**SCA**) **countermeasures**, such as **masking**, introduces a notable increase in hardware resource requirements. Specifically, the use of masking leads to a **5-10% overhead in the use of Look-Up Tables** (**LUTs**) and **Digital Signal Processors** (**DSPs**) on the FPGA. While this overhead does affect hardware resource consumption, it is a necessary trade-off to enhance the system's resistance to power analysis attacks. **Kyber**, a lattice-based encryption algorithm, has demonstrated substantial resistance to such attacks, making the added hardware cost a justified measure for ensuring the security of cryptographic operations, especially in sensitive environments.

#### **Environmental Robustness:**

Testing Kyber's performance under varying **temperature** and **voltage** conditions has shown that the algorithm performs reliably within **moderately variable environments**, typical of **IoT** and **edge devices**. Kyber maintained its cryptographic functions with minimal degradation, even when subjected to fluctuations commonly experienced in these settings. However, **extreme temperature variations** did lead to slight increases in error rates, suggesting that further **optimization** is needed for deployments in environments with more drastic conditions. This highlights an area for improvement, especially when considering **embedded devices** that must operate within a wide temperature range.

# **Comparison to Other PQC Candidates:**

When compared to other **Post-Quantum Cryptography** (**PQC**) candidates like **Saber** and **Dilithium**, **Kyber** shows comparable **performance** on FPGA-based implementations, particularly in terms of execution speed and resource utilization. However, **Kyber** exhibits superior **environmental resilience**, maintaining stable operation under varying temperature and voltage conditions. This makes Kyber particularly suitable for **high assurance applications** where security and robustness are paramount, such as in secure communications for critical infrastructure or defense systems. This advantage may make Kyber the preferred choice over Saber and Dilithium for certain use cases, particularly where environmental stress factors are a concern.

# VII. CONCLUSION AND FUTURE WORK

#### **Conclusion:**

**Kyber-512** demonstrates strong **resistance to side-channel** 

and fault attacks and performs effectively on both FPGA and CPU platforms. It also shows resilience to temperature and voltage fluctuations, making it suitable for IoT and edge devices. These results confirm Kyber as a reliable option for diverse deployment scenarios requiring both security and performance.

#### **Future Work:**

- 1. **Expand Testing to Kyber-768 and Kyber-1024**: Future tests will evaluate Kyber-768 and Kyber-1024 under similar conditions to assess how performance and resilience scale with stronger security.
- 2. Resilience to Electromagnetic Interference (EMI): Investigating Kyber's performance under electromagnetic interference will be crucial for hostile environments, such as military or secure communications.
- Optimization for Extreme Environments:
   Further optimization will focus on improving Kyber's performance in extreme conditions, ensuring its viability for high-assurance applications in challenging environments.

These directions will enhance Kyber's applicability in real-world, secure post-quantum cryptographic deployments.

#### REFERENCES

- [1] P. W. Shor, "Polynomial-time algorithms for prime factorization and discrete logarithms on a quantum computer," *SIAM review*, vol. 41, no. 2,pp. 303–332, 1999.
- [2] J. Bos, L. Ducas, E. Kiltz, T. Lepoint, V. Lyubashevsky, J. M. Schanck, P. Schwabe, G. Seiler, and D. Stehle, "CRYSTALS Kyber: A CCA- Secure Module-Lattice-Based KEM," in *Proceedings 3rd IEEE Eu- ropean Symposium on Security and Privacy, EURO S and P 2018*. Institute of Electrical and Electronics Engineers Inc., jul 2018, pp. 353–367.
- [3] Y. Xing and S. Li, "A compact hardware implementation of cca-secure key exchange mechanism crystals-kyber on fpga," *IACR Transactions on Cryptographic Hardware and Embedded Systems*, pp. 328–356, 2021.
- [4] V. B. Dang, K. Mohajerani, and K. Gaj, "High-speed hardware ar-chitectures and fpga benchmarking of crystals-kyber, ntru, and saber," *Cryptology ePrint Archive*, 2021.
- [5] A. Jati, N. Gupta, A. Chattopadhyay, and S. K. Sanadhya, "A con- figurable crystals-kyber hardware implementation with side-channel protection," Cryptology ePrint Archive, Report 2021/1189, 2021, https://ia.cr/2021/1189.
- [6] P. Kocher, J. Jaffe, and B. Jun, "Differential power analysis," in *Annual international cryptology conference*. Springer, 1999, pp. 388–397.
- [7] E. Brier, C. Clavier, and F. Olivier, "Correlation power analysis with a leakage model," in *International workshop on cryptographic hardware and embedded systems*. Springer, 2004, pp. 16–29.

- [8] H. Maghrebi, T. Portigliatti, and E. Prouff, "Breaking cryptographic implementations using deep learning techniques," in *International Con- ference on Security, Privacy, and Applied Cryptography Engineering*. Springer, 2016, pp. 3–26.
- [9] T. Schneider and A. Moradi, "Leakage assessment methodology," *Jour-nal of Cryptographic Engineering*, vol. 6, no. 2, pp. 85–99, 2016.
- [10] H. Nejatollahi, N. Dutt, S. Ray, F. Regazzoni, I. Banerjee, and R. Cammarota, "Post-quantum lattice-based cryptography implementations: A survey," *ACM Comput. Surv.*, vol. 51, no. 6, jan 2019. [Online]. Available: <a href="https://doi.org/10.1145/3292548">https://doi.org/10.1145/3292548</a>
- [11] L. Ducas, E. Kiltz, T. Lepoint, V. Lyubashevsky, P. Schwabe, G. Seiler, and D. Stehlé, "CRYSTALS-Dilithium: A Lattice-Based Digital Signature Scheme," *IACR Transactions on Cryptographic Hardware and Embedded Systems*, vol. 2018, no. 1, pp. 238–268, feb 2018. [Online].
- [12] O. Regev, "The learning with errors problem," *Invited* survey in CCC, vol. 7, no. 30, p. 11, 2010.
- [13] R. Avanzi, J. Bos, L. Ducas, E. Kiltz, T. Lepoint, V. Lyubashevsky, J. M. Schanck, P. Schwabe, G. Seiler, and D. Stehlé, "Crystals-kyber algorithm specifications and supporting documentation," NIST PQC Round, vol. 2,p. 4, 2017.
- [14] P. Kocher, J. Jaffe, and B. Jun, "Differential power analysis," in *Advances in Cryptology CRYPTO' 99*, M. Wiener, Ed. Berlin, Heidelberg: Springer Berlin Heidelberg, 1999, pp. 388–397.
- [15] D. Heinz and T. Pöppelmann, "Combined fault and dpa protection for lattice-based cryptography," Cryptology ePrint Archive, Paper 2021/101, 2021, https://eprint.iacr.org/2021/101. [Online]. Available: https://eprint.iacr.org/2021/101
- [16] N. Pundir, J. Park, F. Farahmandi, and M. Tehranipoor, "Power side- channel leakage assessment framework at register-transfer level," *IEEE Transactions on Very Large Scale Integration (VLSI) Systems*, 2022.
- [17] M. V. Beirendonck, J.-P. D'anvers, A. Karmakar, J. Balasch, and Verbauwhede, "A side-channel-resistant implementation of saber," *ACM Journal on Emerging Technologies in Computing Systems (JETC)*, vol. 17, no. 2, pp. 1–26, 2021.
- [18] T. Oder, T. Schneider, T. Pöppelmann, and T. Güneysu, "Practical cca2- secure and masked ring-lwe implementation," *IACR Transactions on Cryptographic Hardware and Embedded Systems*, pp. 142–174, 2018.
- [19] P. Pessl and L. Prokop, "Fault attacks on cca-secure lattice kems," Cryptology ePrint Archive, Report 2021/064, 2021, <a href="https://eprint.iacr.org/2021/064">https://eprint.iacr.org/2021/064</a>.
- [20] J.-P. D'Anvers, A. Karmakar, S. S. Roy, and F. Vercauteren, "Saber. proposal to nist pqc standardization, round2, 2019."